2021-2022 2022-2023 2023-2024 2024-2025 2025-2026
Browse
by subject...
    Schedule
view...
 

Aneesh Nainani

Aneesh Nainani
Personal bio
Aneesh Nainani received B.Tech and M.Tech degrees in electrical engineering from the Indian Institute of Technology Bombay, Mumbai, India, and Ph.D. degree in electrical engineering from Stanford University, Stanford, CA. He has worked at CEA-LETI, IBM Microelectronics, SEMATECH, and Applied Materials, Inc. He is currently a Senior Technologist with Applied Materials, Santa Clara, CA, and also holds a Lecturer and Visiting Scholar appointment at Stanford University. He currently serves on the technical working group at International Technology Roadmap for Semiconductors (ITRS) and on the Technical Advisory Board for Device Sciences at Semiconductor Research Corporation (SRC). He has published more than 50 papers on nanocrystal flash memory, III-V CMOS, and thin-film solar cells. His research interests are in the physics and technology of semiconductors devices. Dr. Nainani was a recipient of several awards, including the Intel PhD Fellowship, the School of Engineering Fellowship from Stanford University, and the National Talent Scholarship from the Government of India

© Stanford University | Terms of Use | Copyright Complaints